## FUNDAMENTAL VHDL UNITS

Dr. Fatma Elfouly



#### -

# WHAT IS VHDL?

#### **VHSIC**

**H**ardware

Description

Language

**VHSIC** – Very High Speed Integrated Circuit



# + HARDWARE DESCRIPTION LANGUAGE AND SOFTWARE LANGUAGE

#### **Hardware description language:**

It describes hardware in textual form.

It describes hardware behavior and their structure.

#### **Software language:**

It is a <u>programming language</u> that allow a software designer to executable software applications that will operate on a suitable processor.



## Library declarations

**Entity** 

Architecture

## BASIC VHDL CODE

LIBRARY declarations: Contains a list of all libraries to be used in the design.

For example: ieee, std, work, etc.

- ENTITY: Specifies the I/O pins of the circuit.
- ❖ ARCHITECTURE: Contains the VHDL code proper, which describes how the
- circuit should behave (function).

**Basic VHDL Code** 

## ENTITIES AND ARCHITECTURE



**Entity:** interface

0

- names, modes (in / out),

types of externally visible signals of circuit

**Entity and Architecture** 

**Architecture:** internals

structure andbehaviour of module

## ENTITY

- Signal mode: is one of the reserved words to indicate the signal direction:
- in indicates that the signal is an input
- indicates that the signal is an output of the entity whose value can only be read by other entities that use it.
- buffer indicates that the signal is an output of the entity whose value can be read inside the entity's architecture
- inout the signal can be an input or an output.

## ENTITY entity\_name IS PORT ( port\_name : signal\_mode signal\_type; port\_name : signal\_mode signal\_type; ... ); END entity\_name;

#### Signal type:

a built-in or userdefined signal type. Examples of types are bit,bit\_vector,Boolean , character, std\_logic, etc.

## **ENTITY**



STD\_LOGIC is defined in the library std\_logic\_1164. This is a nine valued logic system. It has 9 values: 'U', 'X', '0', '1', 'Z', 'W', 'L', 'H' and '-'.

entity and\_gate is port (a, b: in bit; x: out bit); end entity and\_gate;

BIT has 2 values: '0' and '1'.

entity and\_gate is
port (a, b: in std\_logic;
x: out std\_logic);
end entity and\_gate;

**U** = uninitialized

X = unknown

0 = logic 0

**1 = logic 1** 

Z = high impedance (tri state)

W = weak unknown

L = weak "0"

H = weak "1"

- = dont care

### ARCHITECTURE

- The architecture body specifies how the circuit operates and how it is implemented.
- Architecture is described using behavioral code or structural code

ARCHITECTURE architecture\_name OF entity\_name IS
[declarations]
BEGIN

[code]

END architecture\_name;

## STRUCTURAL AND BEHAVIORAL

- ❖ An entity or circuit can be specified in a variety of ways, such as behavioral, structural (interconnected components), or a combination of the above.
- The behavioral level that describes a system in terms of what it does (or how it behaves). A behavioral description specifies the relationship between the input and output signals.
- The structural level, on the other hand, describes a system as a collection of gates and components that are interconnected to perform a desired function.

## ARCHITECTURE



ARCHITECTURE RTL OF and gate IS BEGIN

 $X \le a AND b;$ 

END and\_gate:

## ASSIGNMENT STATEMENTS

**Assignment Statements** 

Concurrent Assignment Statement.

Sequential Assignment
Statement

Simple Signal Assignment

Selected Signal Assignment

Conditional Signal Assignment

If-Then-Else-Statement

Case Statement





It used for a logic or arithmetic expression.

The general form is:-

Signal\_name <= expression;

**Example:** 

y <= a AND b;

➤ It used to assign one of several values based on selection criterion used with keyword.

The general form is:-

With expression select

**Signal\_name** <= expression when constant\_value;







| Sel |   | У    |
|-----|---|------|
| 0   | 0 | a(0) |
| 0   | 1 | a(1) |
| 1   | 0 | a(2) |
| 1   | 1 | a(3) |



Sel, 2

Sel

MUX 4-1

#### > Multiplexer

```
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic arith.all;
entity mux4 1 is
port (sel: in std_logic_vector (1 downto 0);
a, b, c, d: in std logic;
y: out std logic);
end entity mux4 1;
architecture rtl of mux4 1 is
begin
with sel select
y \le a \text{ when "00"},
b when "01",
c when "10",
d when "11",
a when others;
```



#### >Multiplexer

```
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic arith.all;
entity mux4 1 is
port (sel: in std logic vector (1 downto 0);
a, b, c, d: in std logic vector(7 downto 0);
y: out std logic vector(7 downto 0));
end entity mux4 1;
architecture rtl of mux4 1 is
begin
with sel select
y \le a \text{ when "00"},
b when "01",
c when "10",
d when "11",
a when others;
```



### **Multiplexer**

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std logic arith.all;
entity mux4 1 is
port (sel: in std_logic_vector (1 downto 0);
a: in std logic vector(3 downto 0);
y: out std logic);
end entity mux4 1;
architecture rtl of mux4 1 is
begin
with sel select
y \le a(0) when "00",
a(1) when "01",
a(2) when "10",
a(3) when others;
```



# CONDITIONAL SIGNAL ASSIGNMENT

+

It used to set a signal to one of several values.

The general form is:-

Signal\_name <= expression when logic\_expression else expression;

## **CONDITIONAL SIGNAL ASSIGNMENT**

### >Multiplexer

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
entity mux4_1 is
port (sel: in std_logic_vector (1 downto 0);
a, b, c, d: in std_logic;
y: out std_logic);
end entity mux4_1;
architecture rtl of mux4_1 is
begin
y <= a when sel = "00" else
b when sel = "01" else
c when sel = "10" else
d;
end architecture rtl;
```



# SEQUENTIAL ASSIGNMENT STATEMENT

- Case Statement
- **❖ If-Then-Else-Statement**

A process statement is the main construct that allows you to use sequential statements to describe the behavior of a system over time.

The syntax for a process statement is:

[process\_label:] process (sensitivity\_list)
Variable declarations

Begin

[if-then-else-statement]

[case-ststement]

**End process**;



## SOLVED PROBLEMS

Design 8-to-1 multiplexer using only 2-to-1 multiplexer

| S |   |   | У  |
|---|---|---|----|
| 0 | 0 | 0 | a0 |
| 0 | 0 | 1 | a1 |
| 0 | 1 | 0 | a2 |
| 0 | 1 | 1 | a3 |
| 1 | 0 | 0 | a4 |
| 1 | 0 | 1 | a5 |
| 1 | 1 | 0 | a6 |
| 1 | 1 | 1 | a7 |



## SOLVED PROBLEMS

Design a 32-to-1 multiplexer using only 8-to-1 multiplexer



## SOLVED PROBLEMS

Design a 8-to-1 multiplexer using only 2-to-1 multiplexer

